# Setting up the DBBC3 for DDC\_U mode

Version 125 – 07.10.2020

The Control Software is configured with four types of config-files, located in the folder C:\DBBC\_CONF:

- The main config file *dbbc3\_config\_file\_ddc\_U\_125.txt*
- The config\_adb3l.txt for the initial settings of the ADB3L sampler boards
- The config-file *config\_ddc\_U.txt* for the initial settings of the DDC units
- one config-file for each Core3H, f.e. *ddc\_U\_core3H\_1.fila10g*

#### **Important Notes:**

- The 16 BBC Version uses two ethernet ports for each Core3H to send out the data, namely eth0 and eth1. With 128 MHz bandwidth and 2 bit this will provide 8 GBit output data rate for each ethernet port. The fila10g-config-file provided gives a configuration example for a correct 128 MHz setup.
- The firmware is very demanding concerning power consumption and system temperature. It is advided to keep the air temperature at the DBBC3 air intake well below 18°C.

# 1. Set up the config-file for the Control Software

The config-file for the Control Software is called *dbbc3\_config\_file\_ddc\_U\_125.txt* located in the folder <u>C:\DBBC\_CONF</u>

Line 1: name of the config-file for the ADB3L-sampler settings

Line 2: name of the config-file for the DDC frequency and bandwidth settings Lines 3-10: configuration settings for the Core3H-Boards, one line per board

- first number indicates status of Board (0 no board present, 3 board present and signal connected to corresponding IF, 30 board present but no signal connected to corresponding IF.
- name of bit-File (Core3H-Firmware, must be located in Folder "C:\DBBC\_CONF\FilesDBBC")
- Core3H config-file containing the configuration settings specific to each Core3H

- COM-Port for serial communication with Core3H-Board

Lines 11-18: configuration for GCoMo IFs:

- type of IF: 3 for GCoMo, 2 for CoMo, 0 if no (G)CoMo present

- synthesizer frequency, half of LO-frequency, in MHz

- attenuation of synthesizer frequency in dB

- AGC target reference

- COM-Port for serial communication with synthesizers, one per GCoMo

Line 19: configuration for clock generator:

- clock type (GCAT for Valon synthesizer, CAT3 for internal synthesizer)

- clock frequency in MHz

- reference frequency in MHz (only for GCAT)

- COM-Port for serial communication with synthesizer (only for GCAT)

Line 20: The IP-Address of the DBBC3 (for multicast-support)

Line 21: The IP-Address of the Multicast-Group and Multicast-Port

(optional, default is 25000)

Line 22: Maximum number of times the initial phase check should be performed.

**IMPORTANT**: Be sure to have the correct IP-Address of the DBBC3 in the Line 20, otherwise it could lead to a crash of the control software.

## 2. Setting up the config-file for the ADB3L-Samplers:

The config-file for the ADB3L-Samplers is called *config\_adb3l.txt* and is located in the folder <u>C:\</u> <u>DBBC\_CONF</u>. It contains the initial sequence for reseting the samplers and configuring the settings for offset, gain and delay.

For the commands see document "ADB3L commands.pdf".

## 3. Setting up the config-file for the the BBC-Units:

Each Core3H contains 16 BBCs, so there are 128 BBCs, numbered from 1 to 128. The distribution of the BBCs on the Core3H is shown in the following table:

| Firmware version | 1(IFA) | 2(IFB) | 3(IFC) | 4(IFD) | 5(IFE) | 6(IFF)  | 7(IFG)  | 8(IFH)  |
|------------------|--------|--------|--------|--------|--------|---------|---------|---------|
| 16 BBCs          | 1-8    | 9-16   | 17-24  | 25-32  | 33-40  | 41-48   | 49-56   | 57-64   |
|                  | 65-72  | 73-80  | 81-88  | 89-96  | 87-104 | 105-112 | 113-120 | 121-128 |

The initial frequency and bandwidth for each BBC that should be used can be set in the config\_file *config\_ddc\_U.txt* or *config\_ddc\_U.txt* The DDC\_U v125 version supports 2, 4, 8, 16, 32, 64 and 128 MHz bandwidth.

| Line | config_ddc_U.txt (example)                                   |  |  |  |  |  |
|------|--------------------------------------------------------------|--|--|--|--|--|
| 2    | 1 1500.0 128<br>2 2000.5 128<br>3 2500.5 128<br>4 3000.0 128 |  |  |  |  |  |

Each line consists of the BBC-Number, the frequency in range from 0.0 up to 4096.0 MHz and the bandwidth with2, 4, 8, 16, 32, 64 or 128 MHz. Lines for unused BBCs can be omitted, they also don't need to be in order.

# 4. Setting up the config-files for the Core3H modules:

There is one config-file for each Core3H, typically named ddc\_U\_core3H\_1.fila10g with the last number in the name indicating the board number.

It contains all necessary commands for initializing the Core3H.

```
Line ddc_V_core3H_1.fila10g (example)

1 core3_init
2 core3_mode pfb
3 regwrite core3 0 0x25252525
4 regwrite core3 1 0xBFBFBFBF
5 regwrite core3 9 1
reboot
7 inputselect vsi1-2-3-4
8 vsi_samplerate 128000000
9 splitmode on
10 reset
11 vdif_frame 2 16 8192 ct=off
12 tengbcfg eth0 ip=192.168.1.16 gateway=192.168.1.1 nm=27
13 tengbcfg eth1 ip=192.168.1.17 gateway=192.168.1.1 nm=27
14 tengbarp eth0 2 00:60:dd:44:47:60
15 tengbarp eth1 3 00:60:dd:44:47:61
16 destination 0 192.168.1.2:46220
17 destination 1 192.168.1.3:46221
18 timesync
19 start vdif
20 sysstat
```

The vsi\_samplerate in line 8 should be adjusted according to the selected BBC bandwidth. The frequency is fixed to 128 MHz, so the adjustment should be done with the decimation parameter:

```
- 128 MHz BW: vsi_samplerate 128000000 (no decimation)
```

```
- 64 MHz BW: vsi_samplerate 128000000 2
```

- 32 MHz BW: vsi\_samplerate 128000000 4

- 16 MHz BW: vsi samplerate 128000000 8

- 8 MHz BW: vsi\_samplerate 128000000 16

- ..

The lines 12-17 determine the ethernet configuration and need to be adapted to the stations requirements.

Lines 12 and 13 set the IP-Address, gateway and netmask for the source, i.e. the Core3H. Line 14 and 15 set the MAC Address of the target, as required by some recorders.

The second parameter (number 3 in this example) is the least significand byte of the target-IP-Address, that is set in line 12 or 13.

Keep in mind that in DDC\_U mode only Ethernet-Port eth0 for the first 8 BBCs and Ethernet-Port eth1 for the second 8 BBCs of the Core3H are used.

For a full list of the commands see document "Core3H commands DDC\_U v125.pdf"

# 5. Starting the Control Software

- Start the control software via the link "DBBC3 Control DDC\_U\_v125.exe" on the desktop.
- When asked "Configure y/n? " press "y" if the correct firmware for the Core3H has not yet been loaded, otherwise press "n", and on the second question "Initialize ADB3L/Core3H y/n? " press "y" to initialize the DBBC3.
- As soon as initialization has finished the console will prompt "Waiting for connection on port 4000".
- Start the DBBC-client via the link "DBBC client v4.exe" on the desktop.

## 6. Checking the system status

a) To check for problems with the board connections, set attenuation of GCoMo to high attenuation to get a low power level, and verify that the power values read from the Core3H don't diverge by more than a factor of 1000 (Example for IF A and Core3H 1):

dbbcifa=2,63

 $dsc_{tp}=1$ 

b) Set GCoMo IF to agc and verify that that the attenuation value set by the agc is within range 20-40 (Example for IF A) to get to the TP target of around 32000. It may take some time for the GCoMo to reach the required attenuation:

dbbcifa=2,agc

dbbcifa (to show attenuation value and power level)

c) Check that the sampling clocks are in correct phase relation:

#### checkphase

If the test is not ok, it may be necessary to reinitialize the system by restarting the control software, selecting "n" when prompted for "Configure y/n? " and "y" when prompted "Initialize ADB3L/Core3H y/n? ". If this doesn't help, it might be required to restart the control software with reloading the firmware. Sometimes a hard reset of the electronics is required.

d) Check if time-synchronization was successful with command:

#### time

The timestamps should be identical and have the correct GPS time and date. For systems with more than four Boards the timestamps may differ by one second, this is due to the serial connection speed and still correct.

e) Check that the PPS synchronization was successful with the command:

#### pps\_delay

This gives the delay of the generated PPS from the incoming PPS for each Core3H, the value should be below 100 ns.

If it is more, a restart of the control software should be performed.